# Gallium nitride on silicon on insulator metalorganic vapor phase epitaxy

A buried oxide layer has been used to increase the breakdown voltage from vertical through-wafer current by 400V.

esearchers based in Finland and Poland have compared gallium nitride (GaN) grown on bulk silicon with material grown on silicon-on-insulator (SOI) wafers [J. Lemettinen et al, Semiconductor Science and Technology, accepted manuscript online 13 January 2017].

Along with lower dislocation densities in GaN/SOI, the researchers from Aalto University in Finland, the Institute of Electronic Materials Technology in Poland and Okmetic Oyj in Finland found 400V higher breakdown in vertical through-wafer current testing. "These results show that the GaN-on-SOI platform is promising for power electronics applications," the team comments.

Along with providing templates for power high-electronmobility transistors (HEMTs) or light-emitting diodes (LEDs), the researchers suggest that the insulating buried oxide (BOX) layer of the SOI wafer could reduce losses and crosstalk in high-frequency applications.

Three different 6-inch substrates were compared: 1000 $\mu$ m-thick bulk silicon, and SOI wafers with 2 $\mu$ m silicon on 1 $\mu$ m- or 2 $\mu$ m-thick BOX layers. The silicon was oriented with the (111) surface suitable for GaN growth. The handles for the SOI wafers were 650 $\mu$ m (100) p-Si. Okmetic supplied the sub-

strates.

Metal-organic vapor phase epitaxy (MOVPE) was performed using standard 1060°C step graded AlGaN layers to transition between the aluminium nitride (AlN) nucleation and GaN top layers (Figure 1). The 260nm AlN was grown at 980°C and 1085°C. The GaN layer was grown at 1040°C. Variations in the AlGaN buffer layers with 0.5x and 1.5x scaling were also implemented (see Table 1). The buffers were grown at 100mbar pressure, while the GaN was grown at 400mbar.

The researchers comment: "The higher growth pressure increases the crystalline quality of GaN while material grown at

100mbar pressure has a higher carbon concentration and forms a semi-insulating layer. This type of semi-

### 900 nm GaN

470 nm Al<sub>20</sub>Ga<sub>80</sub>N

290 nm Al50Ga50N

270 nm AlgoGa20N

260 nm AIN

2µm (111) device Si

1 or 2  $\mu$ m SiO<sub>2</sub>

## 675µm (100) handle Si

Figure 1. Schematic cross-sectional view of layer stack fabricated on SOI substrate.

#### Table 1. Fabricated sample structures, with thicknesses in $\mu m.$

| Sample           | Α    | В   | С   | D   | E   | F   |
|------------------|------|-----|-----|-----|-----|-----|
| Handle Si        | 1000 | 675 | 675 | 675 | 675 | 675 |
| BOX              | —    | 1   | 1   | 2   | 2   | 2   |
| Device Si        | —    | 2   | 2   | 2   | 2   | 2   |
| AIN/AIGaN buffer | 1    | 1   | 1.5 | 0.5 | 1   | 1.5 |
| GaN              | 1    | 1   | 1   | 1   | 1   | 1   |

| Table 2.                                                      |              |      |      |       |      |       |  |  |  |
|---------------------------------------------------------------|--------------|------|------|-------|------|-------|--|--|--|
| Sample                                                        | Α            | В    | С    | D     | E    | F     |  |  |  |
| Total $(10^{10}/\text{cm}^2)$<br>Edge $(10^{10}/\text{cm}^2)$ | 1.93<br>1.93 | 1.02 | 0.82 | 0.914 | 0.73 | 0.833 |  |  |  |
| Screw & mixed (10 <sup>7</sup> /cm <sup>2</sup> )             | 0.81         |      |      |       | 1.34 |       |  |  |  |

insulating layer is typically used for device insulation, for example, in GaN HEMT."

#### Technology focus: Power electronics 87

Defects and strain of the resulting materials were studied using x-ray analysis and selective etching. Although the x-ray diffraction peaks of GaN/SOI were broader, the etched defects were about half that for material grown on bulk silicon. However, the etching results were in line with detailed x-ray studies that differentiated dislocation types in terms of ratios and density (see Table 2). Deeper studies of strain conditions resulted from synchrotron x-ray topography carried out at the TOPO-TOMO beamline of the ANKA (Angströmquelle Karlsruhe) facility in Germany.

Among their discoveries, the researchers found that a thicker BOX layer allowed them to reduce the buffer thickness while maintaining GaN quality. They comment: "The thinner buffer reduces the growth time by 1 hour, and thus reduces the

indicate that varying the SOI device Si layer thickness could lead to even better crystalline quality." Vertical through-substrate leakage current measurement found that the BOX layer significantly improved breakdown characteristics — "the onset of breakdown is delayed by approximately 400V," according to the researchers (Figure 2). "The vertical through-substrate current of sample A is approximately the same at 80V



"The thinner buffer reduces the growth time by 1 hour, and thus reduces the total process cost. In addition, our results **Figure 2. Vertical through-substrate leakage current of epitaxial Iayers of sample A grown on bulk Si (black, solid) and sample E grown on SOI (red, dashed) substrate.** 

bias than sample E current at 480V bias," they add. The contacts for the measurements were aligned 1mmx1mm pads of titanium and gold on the top and bottom of the wafer. ■ https://doi.org/10.1088/1361-6641/aa5942 www.anka.kit.edu

Author: Mike Cooke

