## Gallium oxide beats silicon power limit

## Researchers report simultaneous high breakdown/low resistance in $\beta$ -Ga<sub>2</sub>O<sub>3</sub>.

Researchers based in the USA claim the first more than 4kV-capable  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> lateral metal-semiconductor field-effect transistors (MESFETs) surpassing the theoretical unipolar figures of merit (FOMs) for silicon-based devices [Arkka Bhattacharyya et al, Appl. Phys. Express, v15, p061001, 2022].

The team from University of Utah, University at Buffalo, Agnitron Technology Inc and University of California Santa Barbara (UCSB) also say that, to date, the devices show the highest maximum drain current ( $I_{DMAX}$ ) and lowest onresistance ( $R_{ON}$ ) simultaneously for any  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> with breakdown voltage ( $V_{BR}$ ) more than 4kV.

The 4.6–4.9eV ultra-wide bandgap of  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> implies high breakdown capabilities with potential for powerefficient next-generation high-voltage power devices. Breakdown voltages up to 8kV have been achieved, but practical devices also need low resistance for power efficiency.

A 230nm layer of  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> was grown on an iron-doped bulk substrate oriented as (010). The researchers used Agnitron's Agilis 700 metalorganic vapor phase epitaxy (MOVPE) equipment with triethyl-gallium and oxygen precursors. Silane (SiH<sub>4</sub>) was the source for n-type silicon doping.



the source for n-type siliconFigure 1. (a) 3D cross-section schematic of  $\beta$ -Ga2O3 MESFET showing FP design.doping.(b) Gate FP metal electrically connected to gate pad outside mesa (inset:The mesa and recessed contactcoordinate planes/axes) and (c) 2D cross-section schematic along x-z plane.

The mesa and recessed contact **co** regions were fabricated using

sulfur hexafluoride  $(SF_6)/argon$  inductively coupled plasma reactive ion etch (ICP-RIE) — see Figure 1.

The mesa height was 500nm, meaning that the etch continued into the substrate. The ohmic contact region

## Technology focus: Gallium oxide 65

consisted of heavily doped  $n^+$ - $\beta$ -Ga<sub>2</sub>O<sub>3</sub> regrown in the recessed region.

The MESFET consisted of annealed titanium/gold/nickel ohmic source/drain contacts and a nickel/gold/nickel Schottky gate.

The titanium/gold/nickel gate field plate (FP) was insulated from the gate metal with 170nm of plasma-enhanced chemical vapor deposition (PECVD) silicon nitride (SiN<sub>x</sub>). The electrical connection between the gate and FP was made away from the device mesa. The FP fabrication was designed to avoid plasma-related damage in the active region.



Figure 2. Differential  $R_{on,sp}-V_{BR}$  benchmark plot of latest  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> MESFET with literature reports. Green data represent previous work of the team.

The device mesa was finally passivated with a combination of 50nm silicon nitride and 50nm silicon dioxide. The gate length of the devices was  $2.4\mu m$ , and the gate-source spacing  $1\mu m$ .

Hall measurements gave a channel charge carrier density and mobility of  $5.7 \times 10^{12} \text{m}^2$  and  $95 \text{cm}^2/\text{V-s}$ , respectively. The corresponding sheet resistance was  $11.7 \text{k}\Omega/\text{square}$ .

The maximum on-current in devices with 34.5µm gate–drain distance ( $L_{GD}$ ) and 3.2µm FP was 56mA/mm at 2V gate potential. The on-resistance was 385 $\Omega$ -mm. The device pinched-off sharply with the gate at –13V. The on/off current ratio was more than 108. The maximum transconductance was 6.2mS/mm, and the sub-threshold swing 186mV/decade.

The breakdown characteristics were explored with the devices submerged in FC-40 Fluorinert dielectric liquid. The breakdown voltage, with the device off at -20V gate potential, occurred with a drain-gate potential difference of 4415V. This naturally increased with 44.5µm L<sub>GD</sub> (3.5µm FP) to 4567V. Before the catastrophic breakdown the leakage varied in the range 10–100nA/mm.

The researchers attribute the improved breakdown performance on steps taken to minimize reverse leakage. The team comments: "The long HF substrate cleaning before the epilayer growth helped in suppressing the parasitic channel at the epilayer/substrate interface that is believed to come from residual silicon impurities from the substrate polishing or ambient exposure." They also believe that the mesa etching deep into the substrate eliminates fringing leakage paths around the device mesa. Devices with  $L_{GD}$  less than 10µm demonstrated average breakdown fields ( $V_{BR}/L_{GD}$ ) around 2.5MV/cm. Above 10µm  $L_{GD}$  the  $V_{BR}$  tended to saturate around 4.5kV.

On the basis of simulations, the researchers suggest that below  $10\mu m L_{GD}$  the field profile was of a punchthrough form with non-zero field at the drain contact at breakdown. Longer  $L_{GD}$  resulted in a non-punchthrough field up to breakdown.

The simulations also raised concerns of the peak field occurring at the FP edge in the silicon nitride layer: "Dielectric leakage/breakdown could also be limiting the  $V_{BR}$  and causing the saturation in  $V_{BR}$ ." The team suggests that the dielectric performance would be improved by using materials with a high product of relative DC dielectric permittivity ( $\epsilon$ ) and critical electric field for breakdown.

The  $V_{BR}^2/R_{on,sp}$  power figure of merit (PFOM) reached 132MW/cm<sup>2</sup> for 34.5µm  $L_{GD}$ . The specific on-resistance was normalized according to  $L_{GD}$  and the transfer lengths of the source/drain contacts (0.6µm each). The longer 44.5µm  $L_{GD}$  resulted in a lower 96MW/cm<sup>2</sup> PFOM.

Commenting on benchmarking against other reports (Figure 2), the researchers write: "It can be seen that the devices reported here are the first >4kV-class  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> FET devices to surpass the theoretical unipolar FOM of silicon. Furthermore, our reported R<sub>on,sp</sub> are the lowest for any  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> FET exceeding a breakdown voltage of 4kV." https://doi.org/10.35848/1882-0786/ac6729

https://agnitron.com/

Author: Mike Cooke