## 'First' quasi-vertical gallium nitride trench MOSFET on 6-inch silicon

Researchers report 645V off-state breakdown capability for low-cost power electronics.

cole Polytechnique Fédérale de Lausanne (EPFL) in Switzerland claims the first gallium nitride (GaN) quasi-vertical trench gate metal-oxidesemiconductor field-effect transistors (MOSFETs) on 6-inch silicon (Si) substrates with 645V off-state breakdown [Chao Liu et al, IEEE Electron Device Letters, vol39, p71, 2018].

The researchers hope that combining compact verticalstructure GaN MOSFETs with silicon substrates will reduce costs for the emerging power electronics technology. Up to now, vertical GaN power devices have usually been produced on ultra-expensive bulk or free-standing GaN substrates, since reducing threading dislocations is imperative for low current leakage and for avoiding breakdown in the off-state. Threading dislocations arise from the large lattice and thermal expansion mismatch between silicon and GaN.

The researchers grew an n-p-n heterostructure on six-inch (111) silicon by metal-organic chemical vapor

deposition (MOCVD). The structure consisted of a 1.1 $\mu$ m AlN buffer, 1 $\mu$ m of n<sup>+</sup>-GaN, a 4 $\mu$ m n<sup>-</sup>-GaN drift layer, 350nm of p-GaN, a 200nm n-GaN layer, and 20nm of n<sup>+</sup>-GaN. The buffer used an optimized process, with particular focus on nucleation on silicon, to achieve a low-threading-dislocation-density, high-quality aluminium nitride layer. The subsequent GaN layers were grown without relaxation of compressive stress to compensate the tensile stress that arose during cooling after deposition.

Lateral mobility measurements on the drift layer gave a value of 720cm<sup>2</sup>/V-s. The team comments: "To the best of our knowledge, this is the highest electron mobility in vertical GaN on Si".

Transistor fabrication (Figure 1) involved dry etching 1.6µm-deep trenches, tetra methyl ammonium hydroxide (TMAH) wet etch to repair sidewall damage, rapid thermal annealing (RTA) to activate the p-type magnesium



Figure 1. Cross-sectional (a) schematic, and (b) SEM image of fabricated quasi-vertical trench gate MOSFETs on silicon substrate.

## Technology focus: Power electronics 87

doping, atomic layer deposition (ALD) of 100nm silicon dioxide gate dielectric, contact hole etch,

chromium/gold sourcegate deposition, 5µm mesa etch, and chromium/gold drain deposition.

The on/off current ratio of the device was more than  $10^8$ , while off-state leakage was less than  $10^{-8}$ kA/cm<sup>2</sup>. Gate leakage was  $1.2 \times 10^{-9}$ kA/cm<sup>2</sup> at OV gate potential, rising to  $2.5 \times 10^{-6}$  at 15V. The team believes this can be reduced by trench and gate dielectric optimization.

The measured threshold of +6.3V confirmed normally-off operation. The researchers say that the high threshold "is preferable for high-

Toyoda '14 HRL '16 10 this work R<sub>ov,sP</sub> (mΩ·cm **UCSB** '16 Toyoda '16 **UCSB** '17 Toyoda '15 1 Avogy ' MIT '16 Panasonic '16 on GaN o on sapphire MIT '17, this work on Si 0.1 1000 100  $\prime_{_{Boff}}(V)$ 

normally-off operation.Figure 2. R<sub>ON,SP</sub> versus V<sub>Boff</sub> benchmarks of vertical trench gate MOSFETs on siliconThe researchers say thatsubstrates with state-of-the-art enhancement-mode (normally-off) verticalthe high threshold "istransistors on sapphire and GaN substrates.

power applications to guarantee a safe operation and better noise immunity." The peak transconductance was 269S/cm<sup>2</sup>.

With the gate and drain at 12V and 11V, respectively, the on-state current was 1.3kA/cm<sup>2</sup> with a specific on-resistance of  $6.8m\Omega$ -cm<sup>2</sup>.

Hard breakdown of the 0V gate off-state occurred at 645V. The gate current was below 10<sup>-5</sup>kA/cm<sup>2</sup> at breakdown. The team comments: "The observed breakdown was destructive and mainly happened at the mesa edges. By introducing field-plates and edge-termination technologies to these devices, the electric field at the junction edge could be reduced, which would further enhance their breakdown voltage. However, the performance observed even without edge termination is quite remarkable, which reveals the enormous potential for GaN-on-Si vertical transistors."

Two-terminal circular n-p-n test structures had a similar breakdown at 679V. The similarity of the leakage current magnitude through different diameter structures indicate that the leakage flows mainly through the heterostructure rather than the etched sidewalls, according to the researchers.

Combining the breakdown voltage (V<sub>Boff</sub>) with the specific on-resistance (R<sub>ON,SP</sub>) gives a Baliga figure of merit (V<sub>Boff</sub><sup>2</sup>/R<sub>ON,SP</sub>) of 61MW/cm<sup>2</sup>. This improves on what has been achieved on sapphire (Figure 2).

The team believes that better results could be forthcoming from enhancing the TMAH wet etch of the sidewalls, adding field plates and edge-termination, and removing the silicon substrate to give fully vertical devices.

https://doi.org/10.1109/LED.2017.2779445 Author: Mike Cooke

## REGISTER for Semiconductor Today free at www.semiconductor-today.com

www.semiconductor-today.com