## Indium gallium arsenide quantum well transistors on 300mm silicon

## Researchers claim record effective mobility for 15nm-channel-thickness devices.

esearchers in South Korea and the USA claim record 2190cm<sup>2</sup>/V-s effective mobility for indium gallium arsenide (InGaAs) quantum well (QW) metal-oxide-semiconductor field-effect transistors (MOSFETs) on 300mm-diameter (100) silicon substrates [Seung-Woo Son et al, IEEE Electron Device Letters, published online 19 April 2017].

InGaAs MOSFETs are being developed for the n-channel part of next-generation low-power logic complementary MOS circuits. InGaAs benefits from higher electron mobility and injection velocity compared with silicon. This should allow a reduction of operation voltages to below 0.5V, reducing power dissipation.

Kyungpook National University and Samsung Electronics of South Korea, University of Texas at Austin in the USA and Ulsan University in South Korea grew their semiconductor material by metal-organic chemical vapor deposition (MOCVD). The transistor structure (Figure 1) used GaAs and indium phosphide (InP) layers to create a strain relaxation buffer (SRB) on the silicon wafer. This was followed by indium aluminium arsenide ( $In_{0.52}AI_{0.48}As$ ) buffer and an ultra-thin-body  $In_{0.53}Ga_{0.47}As$  channel. The device layers were completed with an InP etch stop and  $In_{0.53}Ga_{0.47}As$  cap.

The MOSFETs were fabricated with mesa isolation, molybdenum/titanium/platinum/gold ohmic source-drain electrodes, plasma-enhanced chemical vapor deposition (PECVD) silicon dioxide passivation, aluminium oxide/hafnium dioxide gate dielectric, atomic layer deposition (ALD) titanium nitride gate metal, and titanium/gold gate contact.

With a 5nm channel thickness and 3µm gate length,



Figure 1. (a) Schematic of InGaAs QW-MOSFET, and (b) cross-sectional transmission electron micrographs with channel thicknesses of 10nm and 5nm.

## Technology focus: InGaAs transistors 79

the transistor achieved 50µA/µm maximum drain current and  $6000\Omega$ -µm on-resistance. With drain bias at 0.5V, the maximum transconductance was 100µS/µm. The subthreshold swing was 75mV/decade, while the draininduced barrier lowering (DIBL) was 8mV/V.

The researchers studied devices with varving channel thickness (15-5nm), finding that thinner channels reduced drive current and transconductance performance, as expected. The thinner channels also suffered from reduced effective mobility (Figure 2). The researchers attribute this to increased surface roughness and Coulomb scattering in the thin channel devices.

was assessed at close to 1nm, according to atomic force microscopy (AFM). This is rougher

than what has been achieved in InGaAs/InAlAs QW MOSFETs on InP substrates. Coulomb scattering is associated with interface states that trap charges.

The team suggests that process optimization should aim at "defect-free growth of InGaAs/InAlAs QW MOSFETs on silicon with smooth surface morphology". With a 15nm channel thickness, the researchers



The root-mean-square roughness Figure 2. Effective mobility (µ<sub>eff</sub>) plotted against channel carrier concentration (n<sub>ch</sub>) for InGaAs MOSFETs on silicon from 10µm to 4µm, with different values of channel thickness  $(t_{ch})$ .

> achieved what they consider to be the best combination of high effective mobility (2140cm<sup>2</sup>/V-s) and low subthreshold swing (90mV/decade), beating the results of other group's InGaAs QW MOSFETs in both respects.

https://doi.org/10.1109/LED.2017.2695652 Author: Mike Cooke

## REGISTER for Semiconductor Today free at

www.semiconductor-today.com