Researchers based in Japan and USA have reported further details of a direct wafer bonding (DWB) technique that could open the way to integration of indium gallium arsenide (InGaAs) high-mobility electronics and optoelectronics on the largest-diameter wafers available [SangHyeon Kim et al, Appl. Phys. Lett., vol105, p043504, 2014]. The team from University of Tokyo, JST-CREST funding program, and IntelliEPI has previously presented details of the process at the VLSI Symposium [Cooke, Semiconductor Today, p78, June/July 2014].

The researchers believe that their DWB process offers a combination of wafer scalability to more than 300mm, tight integration with silicon devices, and channel layer quality that is not matched by the competing integration methods (Table 1).

Generally, DWB and other epitaxial transfer techniques use a donor wafer where the InGaAs or other III-V semiconductor channel layer is grown on a III-V material such as indium phosphide (InP). However, this limits the ability to integrate with large-diameter silicon wafers. While III-V substrates are often limited to 2” and less, the maximum silicon wafer diameter is 300mm commercially, with 450mm in development.

The team has overcome the limitation by creating a donor wafer on 4” silicon wafers using molecular beam epitaxy (MBE). The technique is hence not constrained by the limitations of III-V crystal growing technology. The buffer between substrate and InGaAs channel layer (Figure 1) consisted of gallium arsenide (GaAs) followed by graded indium aluminium arsenide (InAlAs).

### Table 1. Comparison among integration schemes of III-V MOSFETs on Si wafer.

<table>
<thead>
<tr>
<th>Integration method</th>
<th>Wafer-level epitaxy</th>
<th>Epitaxial transfer</th>
<th>Aspect ratio trapping</th>
<th>Wafer bonding with Si donor</th>
</tr>
</thead>
<tbody>
<tr>
<td>Structure</td>
<td>III-V channel/ thick buffer/Si Finfet</td>
<td>III-V-OI with trench Ultra-thin body</td>
<td>III-V/Si</td>
<td>III-V-OI</td>
</tr>
<tr>
<td>Short-channel-effect control</td>
<td>+</td>
<td>-</td>
<td>+</td>
<td>+</td>
</tr>
<tr>
<td>Water scalability to 300mm</td>
<td>-</td>
<td>+</td>
<td>-</td>
<td>+</td>
</tr>
<tr>
<td>Tight integration with Si device</td>
<td>+</td>
<td>+</td>
<td>-</td>
<td>+</td>
</tr>
<tr>
<td>Channel layer quality</td>
<td>+</td>
<td>+</td>
<td>-</td>
<td>+</td>
</tr>
</tbody>
</table>

Figure 1. Fabrication of InGaAs-OI wafer by DWB technique using silicon donor wafer.
Various thicknesses up to 50nm for the In$_{0.53}$Ga$_{0.47}$As channel layer were produced. Room-temperature Hall measurements gave 6550cm$^2$/V-s mobility and 1.5x10$^{17}$/cm$^3$ carrier concentration.

The wafer bonding was prepared by applying aluminium oxide (Al$_2$O$_3$) by atomic layer deposition (ALD) to both the donor and final wafers. Chemical mechanical polishing (CMP) was used to smooth the wafers. The bonding was performed after further ALD of hafnium dioxide (HfO$_2$).

The InGaAs channel layer on oxide insulator was finally revealed by etching away the silicon donor wafer and the GaAs and InAlAs buffer layers with tetramethylammonium hydroxide (TMAH), citric acid, and hydrochloric acid solutions, respectively.

The researchers believe that alternative methods of substrate removal could be implemented, such as hydrogen-induced thermal wafer splitting. The researchers add that such wafer splitting processes would be expected to significantly reduce process costs through recycling of the donor wafer.

Infrared photography showed a good, uniform bond with no voids present. Raman and photoluminescence spectral analyses showed very similar performance of layers produced with silicon or InP donor substrates.

The root-mean-square surface roughness of the InGaAs layer was 1.4nm, according to atomic force microscopy (AFM). Transmission electron microscopy (TEM) gave images with no dislocations and fast Fourier transform analysis of the image suggested good crystal quality.

Metal oxide semiconductor field-effect transistors (MOSFETs) were fabricated with Al$_2$O$_3$ oxide and tantalum metal gate stack on 9nm InGaAs-on-insulator (InGaAs-OI) body. The source/drain contacts were nickel/InGaAs. With a 1µm gate length, the subthreshold swing was 100mV/decade and the on/off current ratio more than 10$^6$. The peak transconductance was around 100µS/µm.

The effective mobility of MOSFETs on varying body thickness increases to 1700cm$^2$/V-s at 50nm (Figure 2). At 9nm body thickness, the effective mobility is still an improvement on Si MOSFETs. The 50nm mobility is 3x that of Si-based devices. The mobility for silicon donor wafer devices was comparable to that of MOSFETs produced using InP donor wafers. The researchers comment: “These results strongly suggest that high-quality InGaAs-OI can also be fabricated from Si donor wafers.”

The drain current versus gate voltage performance at 50mV drain was very uniform across 35 1µm gate MOSFETs. The leakage current was also as low, if not lower, as for a similar sample of InP-donor-wafer MOSFETs. Both these indicators suggested that good, uniform-quality channel layers had been achieved.

---

**Figure 2.** (a) Measured transfer and (b) output characteristics of InGaAs-OI MOSFETs. (c) Effective mobility characteristics of InGaAs-OI MOSFETs with 9nm, 20nm, and 50nm body thickness, and of reference Si MOSFET. (d) The effective mobilities of InGaAs-OI MOSFETs from InP and Si donor wafer versus body thickness.