## Plasma oxidation of aluminium for insulated nitride transistor gates

RWTH Aachen and Aixtron have developed a process that allows devices with subthreshold behavior near the theoretical limit.

WTH Aachen University and Aixtron SE in Germany have developed a new technique to create aluminium oxide insulated gates for nitride semiconductor transistors [Herwig Hahn et al, Semicond. Sci. Technol., vol27, p062001, 2012]. The method consists of depositing a thin layer of aluminium that is then oxidized in oxygen plasma, creating an insulating layer of aluminium oxide (AIO<sub>x</sub>).

Nitride transistors have excellent potential as the basis of RF power amplifiers and are also promising for use in high-power switches. However, at present, gate leakage currents limit the lifetime and performance of such devices. These currents are relatively high because up to now the best performing devices have used a gate with metal deposited directly on the nitride semiconductor material, using the rectifying Schottky barrier as insulation. This only works in the range of the Schottky barrier height.

For power devices, one tends to want enhancementmode (e-mode) devices that are normally off when there is no gate potential, reducing power consumption and allowing fail-safe operation. Such e-mode devices should need high positive gate voltages for significant drain current to flow. However, such potentials would then be near or fall outside the Schottky barrier height.

Recently, researchers around the world have been searching for a way to incorporate an insulation layer between the gate and channel, in the same way as in metal-oxide-semiconductor field-effect transistors (MOSFETs).

The epitaxial material (Figure 1) used by RWTH/ Aixtron was grown using metal-organic chemical vapor deposition (MOCVD) on 6-inch silicon (Si) <111> substrates. The material was diced into 15mm x 15mm pieces. Circular large-area diodes and transistors were used to test the gate formation process (Table 1).

The 50nm/200nm nickel/gold (Ni/Au) reference represents a standard Schottky gate structure. Sample A consisted of 3.5nm aluminium applied before further evaporation of Ni/Au gate metals of the same thickness as for the reference. Samples B, C and D were subjected to oxygen in various forms.

| Сар               | GaN                                     | 3nm  |
|-------------------|-----------------------------------------|------|
| Barrier           | Al <sub>0.26</sub> Ga <sub>0.74</sub> N | 13nm |
| Mobility enhancer | AIN                                     | 1nm  |
| Buffer            | GaN                                     | 2µm  |
| Trans ition       | AIN/AlGaN                               |      |
| Substrate         | 6-inch Si <111>                         |      |

Figure 1: The layer sequence of aluminium gallium nitride (AlGaN) epitaxial materials with  $420\Omega$ /square sheet resistance and sheet charge density  $6.5 \times 10^{12}$ /cm<sup>2</sup>.

The plasma oxidations were carried out in the chambers of equipment designed for inductively coupled plasma reactive ion etching (ICP-RIE). After oxidation, the samples were returned to the evaporation equipment for further metal deposition of 50nm/200nm Ni/Au.

The gates were deposited on photoresist masks that were later removed in a standard lift-off process. The  $2\mu m$  gate-length transistors also had standard ohmic contacts for the source/drain access applied before gate deposition. Various 10-minute rapid ther-

| Table 1. Set of Schottky reference and four samples |
|-----------------------------------------------------|
| with variation in processing of AI layer.           |

| Sample | Preparation                                 |
|--------|---------------------------------------------|
| Ref.   | Ni/Au gate stack                            |
| А      | Al/Ni/Au evaporated at once                 |
| В      | Al exposed to clean room air for 1 h        |
| С      | Al plasma-oxidized for 2 min, –20V RF bias  |
| D      | Al plasma-oxidized for 10 min, –50V RF bias |

## Technology focus: Nitride transistors 95

mal anneal treatments in nitrogen were explored.

The diode measurements suggested that an aluminium oxide (AlO<sub>x</sub>) dielectric layer had formed in sample D with a capacitance of 1130nF/cm<sup>2</sup>. Assuming a typical dielectric constant of 9 would give a layer thickness of 7nm. The reverse gate leakage was  $10^{-4}$ A/cm<sup>2</sup>, at least one order of magnitude smaller than that of the





standard Ni/Au Schottky gate of the reference sample. Sample C also showed the presence of a dielectric, but had a higher reverse gate leakage of  $0.01A/cm^2$ .

Since the other samples showed significant degradation due to the presence of interface trap states, the researchers concentrated on sample D in further anneal processing and measurements. Annealing at 600°C reduced gate leakage by an order of magnitude. In transistor structures, the same anneal process resulted in gate leakage less than 1nA/mm, raising the prospect of on/off ratios of the order of 10<sup>9</sup>.

Capacitance–voltage measurements at 1MHz show a fall in capacitance with increasing anneal temperature. The researchers comment: "With the decreasing capacitance, the formation of oxides with lower dielectric constant has to be assumed. Also, a reaction with the GaN cap layer cannot be excluded. At the moment, no reasonable explanation for this effect can be presented and, due to this, a meaningful estimation of the oxide thickness to the room-temperature limit of 60meV/dec. Again, the threshold increases by +0.7V. The transconductance is increased from 80mS/mm for the as-deposited sample to almost double at 140mS/mm for 600°C annealing. The researchers see the transconductance as "quite good" for unpassivated devices with a thick AlGaN barrier and 2µm gate length.

The researchers find that the transconductance improvement is associated with the subthreshold performance, "indicating a better controllability of the channel due to a decreased amount of trap states at the insulator–semiconductor interface", and not to reduced source resistance.

The researchers conclude: "As this process is applicable with surface passivation prior to gate deposition, it might be an elegant way to form high-performance enhancement-mode MISHFETs."

http://dx.doi.org/10.1088/0268-1242/27/6/062001 Author: Mike Cooke

cannot be performed." Also, shifts in the threshold voltage were found with different anneal temperatures. Unusually the shift was in the positive direction, despite reduced capacitance that would normally be expected to give a negative trend.

For transistors (Figure 3a), another effect of increased anneal temperature is reduced subthreshold swing (steeper slope). For 600°C annealing, the swing is reduced to 80meV/dec, close



Figure 3: Semi-logarithmic transfer characteristics for 10V drain bias (a); dependence of threshold voltage (left) and peak transconductance (right) vs annealing temperature (b).