## MOCVD produces highperformance mHEMTs on silicon substrates

HKUST achieves performance comparable to devices produced using MBE and III-V substrates.

ong Kong University of Science and Technology (HKUST) has produced high-performance gallium indium arsenide (GaInAs) metamorphic high-electron-mobility transistors (mHEMTs) on silicon substrates using metal-organic chemical vapor deposition (MOCVD) [Ming Li et al, IEEE Electron Device Letters, published online 7 March 2012].

The researchers sees the devices as "one of the most promising device candidates for future highspeed and low-power digital logic applications". Further, "Seamless robust heterogeneous integration of high-performance GaInAs transistors on Si will help realize the ultimate vision of low-voltage high-speed III–V-based logic circuit blocks coupled with the functional density advantages provided by the Si CMOS".

Previous high-performance mHEMTs on Si have been produced using molecular beam epitaxy (MBE), which is less attractive as a mass manufacturing technique. Such devices offer an order of magnitude improvement in energy–delay product, with performance parameters comparable with mHEMTs produced on gallium arsenide (GaAs) or indium phosphide (InP) substrates.

The new devices show similar performance over a range of parameters (Table 1). The researchers comment: "To our best knowledge, these results are the best reported for MOCVD-grown mHEMTs on Si."

The HKUST epitaxial structures were grown on exact (001)-oriented silicon substrates using Aixtron's AIX-200/4 system (Figure 1). The GaInAs channel and aluminum indium arsenide (AIInAs) barrier layers were lattice matched to InP. The metamorphic buffer was grown using alternating low- temperature (LT) and high-temperature (HT) steps.

The mHEMT devices were mesa-isolated with ohmic source/drain contacts consisting of nickel/germanium/ gold/germanium/nickel/gold. The source-drain spacing was  $3\mu m$ .

Silicon nitride was deposited using plasma-enhanced CVD and a gate length of 100nm was defined. Various wet etching steps were performed to create a T-gate structure with its foot on the AlInAs barrier layer. The Schottky gate contact consisted of titanium/platinum/gold.

| Hetero-<br>structure                                  | Sub. | Growth | Mob.  | Lg<br>(nm) | Gm<br>(mS<br>/mm) | $f_T$ (GHz) | f <sub>max</sub><br>(GHz) | Date | Ref.         |
|-------------------------------------------------------|------|--------|-------|------------|-------------------|-------------|---------------------------|------|--------------|
| In <sub>0.52</sub> AlAs/<br>In <sub>0.53</sub> GaAs   | GaAs | MBE    | N/A   | 100        | 750               | 154         | 300                       | 2004 | [9]          |
| In <sub>0.52</sub> Al As/<br>In <sub>0.53</sub> G aAs | GaAs | MBE    | 9100  | 150        | 750               | 140         | 240                       | 2003 | [10]         |
| Al In <sub>0.50</sub> As/<br>GaIn <sub>0.53</sub> As  | Si   | MOCVD  | 4540  | 1µm        | 587               | 32          | 44                        | 2008 | [7]          |
| In <sub>0.7</sub> GaAs/<br>In <sub>0.52</sub> AlAs    | Si   | MBE    | 10000 | 80         | 1200              | 302         |                           | 2010 | [6]          |
| Al In <sub>0.51</sub> As/<br>GaIn <sub>0.53</sub> As  | Si   | MOCVD  | 7500  | 100        | 767               | 210         | 146                       | 2011 | This<br>work |

Table 1. Comparison of AlInAs/GaInAs HEMT performance with various production techniques.

## Technology focus: III-V transistors on silicon 107

| N++Ga <sub>0.47</sub> In <sub>0.53</sub> As:(7×10 <sup>18</sup> ), 20nm Cap layer |                                                                                                                 |
|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| Undoped Al <sub>0.49</sub> In <sub>0.51</sub> As, 25nm Barrier                    |                                                                                                                 |
| Si δ-doping(6×10 <sup>12</sup> cm <sup>-2</sup> ) Delta doping                    | et and the second se |
| Undoped Al <sub>0.49</sub> In <sub>0.51</sub> As, 5nm Spacer                      |                                                                                                                 |
| Undoped Ga <sub>0.47</sub> In <sub>0.53</sub> As, 30nm Channel                    |                                                                                                                 |
| Undoped HT- Al <sub>0.49</sub> In <sub>0.51</sub> As, 120nm Buffer 5              |                                                                                                                 |
| Undoped LT- Al <sub>0.49</sub> In <sub>0.51</sub> As, 180nm Buffer 4              | E. C. State of the second s |
| Undoped HT-InP, 425nm Buffer 3                                                    |                                                                                                                 |
| Undoped Ga <sub>0.4</sub> In <sub>0.6</sub> As, 30nm Strain                       |                                                                                                                 |
| Undoped LT-InP, 425nm Buffer 2                                                    |                                                                                                                 |
| Undoped HT-GaAs, 450nm Buffer 1                                                   | er de la companya de  |
| Undoped LT-GaAs, 10nm Nucleation                                                  |                                                                                                                 |
| P-type Silicon (100) Substrate                                                    |                                                                                                                 |
|                                                                                   | 10µm                                                                                                            |

Figure 1. Nominal structure of mHEMT device on Si substrate and atomic force microscope (AFM) image of  $10\mu m \times 10\mu m$  scan area of buffer structure on Si substrate.

The gate width was 400nm.

The maximum extrinsic transconductance of the resulting device was 767mS/mm. The threshold voltage was negative, -0.45V, giving depletion/normallyon behavior. Below threshold, at -1.2V gate potential, the current was less than 0.32mA/mm at 1V drain bias. The gate leakage current of 0.12mA/mm at a gate potential of -3V and a drain bias of 1V was lower than previous work, due to the high resistivity of the multi-stage metamorphic buffer scheme.

The frequency performance of the device was tested

in the range 0.1–39.1GHz, giving extrapolations for the cut-off frequency ( $f_T$ ) of 210GHz and for the maximum oscillation frequency ( $f_{max}$ ) of 146GHz.

The researchers comment that they expect enhanced RF performance with improved fabrication techniques. "These results are very encouraging toward the manufacturing of high-performance metamorphic devices on Si substrates by MOCVD," they say. ■

## http://ieeexplore.ieee.org/xpl/freeabs\_all.jsp ?arnumber=6165639 Author: Mike Cooke

Author: Mike Cooke

## REGISTER for Semiconductor Today free at www.semiconductor-today.com